from 4 to 360h flexible workload
certificate valid in your country
What will I learn?
This VLSI Physical Design Course gives you a fast, practical path from RTL handoff to tapeout. Learn floorplanning, macro and IO planning, power grid design, IR drop control, placement, CTS, routing, and timing closure for a 32-bit pipelined ALU. Master signoff checks including STA, DRC, LVS, extraction, reliability, and final GDSII deliverables so you can confidently build efficient, manufacturable chips.
Elevify advantages
Develop skills
- RTL to netlist handoff: import, sanity checks, and clean synthesis outputs.
- Floorplanning mastery: macro, IO, power grid, and physical hierarchy in CMOS.
- Placement and CTS: congestion-aware placement, robust 500 MHz clock trees.
- Power integrity in practice: IR drop, decap planning, and current density limits.
- Signoff confidence: STA, DRC/LVS, reliability checks, and fab-ready GDSII.
Suggested summary
Before starting, you can change the chapters and workload. Choose which chapter to start with. Add or remove chapters. Increase or decrease the course workload.What our students say
FAQs
Who is Elevify? How does it work?
Do the courses have certificates?
Are the courses free?
What is the course workload?
What are the courses like?
How do the courses work?
What is the duration of the courses?
What is the cost or price of the courses?
What is an EAD or online course and how does it work?
Course in PDF
